

## INTEL® ARRIA® 10 PRODUCT TABLE

# Intel<sup>®</sup> Arria<sup>®</sup> 10

FPGA •SoC

| PRODUC                                     | CT LINE                                                    | GX 160<br>SX 160    | GX 220<br>SX 220      | GX 270<br>SX 270                  | GX 320<br>SX 320 | GX 480<br>SX 480 | GX 570<br>SX 570 | GX 660<br>SX 660 | GX 900          | GX 1150         | GT 900          | GT 1150         |
|--------------------------------------------|------------------------------------------------------------|---------------------|-----------------------|-----------------------------------|------------------|------------------|------------------|------------------|-----------------|-----------------|-----------------|-----------------|
|                                            | LEs (K)                                                    | 160                 | 220                   | 270                               | 320              | 480              | 570              | 660              | 900             | 1,150           | 900             | 1,150           |
| ources                                     | System logic elements (K)                                  | 210                 | 288                   | 354                               | 419              | 629              | 747              | 865              | 1,180           | 1,506           | 1,180           | 1,506           |
|                                            | Adaptive logic modules (ALMs)                              | 61,510              | 83,730                | 101,620                           | 118,730          | 181,790          | 217,080          | 250,540          | 339,620         | 427,200         | 339,620         | 427,200         |
|                                            | Registers                                                  | 246,040             | 334,920               | 406,480                           | 474,920          | 727,160          | 868,320          | 1,002,160        | 1,358,480       | 1,708,800       | 1,358,480       | 1,708,800       |
|                                            | M20K memory blocks                                         | 440                 | 588                   | 750                               | 891              | 1,438            | 1,800            | 2,133            | 2,423           | 2,713           | 2,423           | 2,713           |
|                                            | M20K memory (Mb)                                           | 9                   | 11                    | 15                                | 17               | 28               | 35               | 42               | 47              | 53              | 47              | 53              |
| esc                                        | MLAB memory (Mb)                                           | 1.0                 | 1.8                   | 2.4                               | 2.8              | 4.3              | 5.0              | 5.7              | 9.2             | 12.7            | 9.2             | 12.7            |
| œ                                          | Hardened single-precision floating-point multiplers/adders | 156/156             | 191/191               | 830/830                           | 985/985          | 1,368/1,368      | 1,523/1,523      | 1,688/1,688      | 1,518/1,518     | 1,518/1,518     | 1,518/1,518     | 1,518/1,518     |
|                                            | 18 x 19 multipliers                                        | 312                 | 382                   | 1,660                             | 1,970            | 2,736            | 3,046            | 3,376            | 3,036           | 3,036           | 3,036           | 3,036           |
|                                            | Peak fixed-point performance (GMACS) <sup>1</sup>          | 343                 | 420                   | 1,826                             | 2,167            | 3,010            | 3,351            | 3,714            | 3,340           | 3,340           | 3,340           | 3,340           |
|                                            | Peak floating-point performance (GFLOPS)                   | 140                 | 172                   | 747                               | 887              | 1,231            | 1,371            | 1,519            | 1,366           | 1,366           | 1,366           | 1,366           |
| pu                                         | Global clock networks                                      | 32                  | 32                    | 32                                | 32               | 32               | 32               | 32               | 32              | 32              | 32              | 32              |
| ıs, a<br>es                                | Regional clocks                                            | 8                   | 8                     | 8                                 | 8                | 8                | 8                | 16               | 16              | 16              | 16              | 16              |
| Maximum I/O Pins, and chitectural Features | Hard processor system (available in SX devices only)       |                     |                       |                                   |                  |                  |                  |                  |                 |                 | -               |                 |
| m //<br>al F                               | Maximum LVDS channels (1.6 G)                              | 120                 | 120                   | 168                               | 168              | 222              | 324              | 270              | 384             | 384             | 312             | 312             |
| it m                                       | Maximum user I/O pins                                      | 288                 | 288                   | 384                               | 384              | 492              | 696              | 696              | 768             | 768             | 624             | 624             |
| laxi<br>itec                               | Transceiver count (17.4 Gbps)                              | 12                  | 12                    | 24                                | 24               | 36               | 48               | 48               | 96              | 96              | 72              | 72              |
| s, N                                       | Transceiver count (25.78 Gbps)                             | -                   | -                     | -                                 | _                | -                | -                | -                | _               | -               | 6               | 6               |
| Clocks,  <br>Arc                           | PCIe* hardened IP blocks (Gen3 x8) <sup>2</sup>            | 1                   | 1                     | 2                                 | 2                | 2                | 2                | 2                | 4               | 4               | 4               | 4               |
| Ü                                          | Maximum 3 V I/O pins                                       | 48                  | 48                    | 48                                | 48               | 48               | 96               | 96               | _               | -               | _               | _               |
| Package                                    | e Options³ and I/O Pins⁴: General-Purpose I/O (            | GPIO) Count, High-V | oltage I/O Count, LVI | DS Pairs <sup>5</sup> , and Trans | sceiver Count    |                  |                  |                  |                 |                 |                 |                 |
| U19                                        | U484 pin (19 mm)                                           | 192, 48, 72, 6      | 192, 48, 72,6         | -                                 | _                | -                | -                | -                | -               | -               | -               | -               |
| F27                                        | F672 pin (27 mm)                                           | 240, 48, 96, 12     | 240, 48, 96, 12       | 240, 48, 96, 12                   | 240, 48, 96, 12  | -                | -                | -                | -               | -               | -               | -               |
| F29                                        | F780 pin (29 mm)                                           | 288, 48, 120, 12    | 288, 48, 120, 12      | 360, 48, 156, 12                  | 360, 48, 156, 12 | 360, 48, 156, 12 | -                | -                | -               | -               | -               | -               |
| F34                                        | F1152 pin (35 mm)                                          | -                   | -                     | 384, 48, 168, 24                  | 384, 48, 168, 24 | 492, 48, 222, 24 | 492, 48, 222, 24 | 492, 48, 222, 24 | 504, 0, 252, 24 | 504, 0, 252, 24 | -               | -               |
| F35                                        | F1152 pin (35 mm)                                          | -                   | -                     | 384, 48, 168, 24                  | 384, 48, 168, 24 | 396, 48, 174, 36 | 396, 48, 174, 36 | 396, 48, 174, 36 | -               | -               | -               | -               |
| KF40                                       | F1517 pin (40 mm)                                          | -                   | -                     | -                                 | -                | -                | 696, 96, 324, 36 | 696, 96, 324, 36 | -               | -               | -               | -               |
| NF40                                       | F1517 pin (40 mm)                                          | -                   | -                     | -                                 | -                | -                | 588, 48, 270, 48 | 588, 48, 270, 48 | 600, 0, 300, 48 | 600, 0, 300, 48 | -               | -               |
| RF40                                       | F1517 pin (40 mm)                                          | -                   | -                     | -                                 | -                | -                | -                | -                | 342, 0, 154, 66 | 342, 0, 154, 66 | -               | -               |
| NF45                                       | F1932 pin (45 mm)                                          | -                   | -                     | -                                 | -                | -                | -                | -                | 768, 0, 384, 48 | 768, 0, 384, 48 | -               | -               |
| SF45                                       | F1932 pin (45 mm)                                          | -                   | -                     | -                                 | -                | -                | -                | -                | 624, 0, 312, 72 | 624, 0, 312, 72 | 624, 0, 312, 72 | 624, 0, 312, 72 |
|                                            |                                                            | _                   | _                     | _                                 | -                | _                | -                | _                | 480, 0, 240, 96 | 480, 0, 240, 96 | -               | _               |
| UF45                                       | F1932 pin (45 mm)                                          |                     |                       |                                   |                  |                  |                  |                  |                 |                 |                 |                 |

#### Notes

- 1. Fixed-point performance assumes the use of pre-adder.
- 2. Certain packages might not bond out all PCIe hard IP blocks.
- 3. All packages are ball grid arrays with 1.0 mm pitch, except for U19 (U484), which is 0.8 mm pitch.
- 4. A subset of pins for each package are used for 3.3 V and 2.5 V interfaces.
- 5. Each LVDS pair can be configured as either a differential input or a differential output.
- 6. All data is correct at the time of printing, and may be subject to change without prior notice. For the latest information, please visit www.altera.com.

192, 48, 72, 6

Numbers indicate GPIO count, high-voltage I/O count, LVDS pairs, and transceiver count.

Indicates pin migration.



## **INTEL ARRIA 10 PRODUCT TABLE**

| PRODUCT LINE                                 | SX 160                                                                                                                                                                                                                                                                                                                          | SX 220          | SX 270           | SX 320           | SX 480        | SX 570 | SX 660 |  |  |  |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|------------------|---------------|--------|--------|--|--|--|
| Processor                                    | Dual-core Arm Cortex-A9 MPCore processor                                                                                                                                                                                                                                                                                        |                 |                  |                  |               |        |        |  |  |  |
| Maximum processor<br>frequency               | 1.5 GHz <sup>1</sup>                                                                                                                                                                                                                                                                                                            |                 |                  |                  |               |        |        |  |  |  |
| Processor cache and co-processors            | <ul> <li>L1 instruction cache (32 KB)</li> <li>L1 data cache (32 KB)</li> <li>Level 2 cache (512 KB) shared</li> <li>FPU single and double precision</li> <li>Arm Neon* media engine</li> <li>Arm CoreSight* debug and trace technology</li> <li>Snoop control unit (SCU)</li> <li>Acceleration coherency port (ACP)</li> </ul> |                 |                  |                  |               |        |        |  |  |  |
| Scratch pad RAM                              | 256 KB                                                                                                                                                                                                                                                                                                                          |                 |                  |                  |               |        |        |  |  |  |
| HPS DDR memory                               | DDR4 and DDR3 (Up to 64 bit with error correction code (ECC))                                                                                                                                                                                                                                                                   |                 |                  |                  |               |        |        |  |  |  |
| Direct memory access (DMA) controller        | 8 channels                                                                                                                                                                                                                                                                                                                      |                 |                  |                  |               |        |        |  |  |  |
| EMAC                                         | 3X 10/100/1000 EMAC with integrated DMA                                                                                                                                                                                                                                                                                         |                 |                  |                  |               |        |        |  |  |  |
| USB OTG controller                           | 2X USB OTG with integrated DMA                                                                                                                                                                                                                                                                                                  |                 |                  |                  |               |        |        |  |  |  |
| UART controller                              | 2X UART 16550 compatible                                                                                                                                                                                                                                                                                                        |                 |                  |                  |               |        |        |  |  |  |
| Serial peripheral interface (SPI) controller | 4X SPI                                                                                                                                                                                                                                                                                                                          |                 |                  |                  |               |        |        |  |  |  |
| I <sup>2</sup> C controller                  | 5X I <sup>2</sup> C                                                                                                                                                                                                                                                                                                             |                 |                  |                  |               |        |        |  |  |  |
| Quad SPI flash controller                    | 1X SIO, DIO, QIO SPI flash supported                                                                                                                                                                                                                                                                                            |                 |                  |                  |               |        |        |  |  |  |
| SD/SDIO/MMC controller                       | 1X eMMC 4.5 with DMA and CE-ATA support                                                                                                                                                                                                                                                                                         |                 |                  |                  |               |        |        |  |  |  |
| NAND flash controller                        | <ul><li>1X ONFI 1.0 or later</li><li>8 and 16 bit support</li></ul>                                                                                                                                                                                                                                                             |                 |                  |                  |               |        |        |  |  |  |
| General-purpose timers                       | 7X                                                                                                                                                                                                                                                                                                                              |                 |                  |                  |               |        |        |  |  |  |
| Software-programmable GPIOs                  | Maximum 54 GPIOs                                                                                                                                                                                                                                                                                                                |                 |                  |                  |               |        |        |  |  |  |
| Direct shared I/Os                           | 48 I/Os to connect HPS peripherals directly to I/O                                                                                                                                                                                                                                                                              |                 |                  |                  |               |        |        |  |  |  |
| Watchdog timers                              | 4X                                                                                                                                                                                                                                                                                                                              |                 |                  |                  |               |        |        |  |  |  |
| Security                                     | Secure boot, A                                                                                                                                                                                                                                                                                                                  | dvanced Encrypt | tion System (AES | S), and secure h | ash algorithm |        |        |  |  |  |

### Notes:

<sup>1.</sup> With overdrive feature.